Hostname: page-component-586b7cd67f-dlnhk Total loading time: 0 Render date: 2024-11-27T20:55:55.041Z Has data issue: false hasContentIssue false

New materials for post-Si computing

Published online by Cambridge University Press:  14 August 2014

C.W. Liu
Affiliation:
Electrical Engineering Department, National Taiwan University, Taiwan; [email protected]
M. Östling
Affiliation:
School of Information and Communication Technology, KTH Royal Institute of Technology, Sweden; [email protected]
J.B. Hannon
Affiliation:
IBM T.J. Watson Research Center, USA; [email protected]

Abstract

It is now widely recognized that continued performance gains in electronic computing will require new materials, both in the short and long term. In the short term, the silicon channel in transistors will be replaced by materials with higher mobility that are easier to “scale” (make thinner). In data storage, the goal is to have fast, non-volatile memory with a smaller cell size. In the long term, new architectures and new types of logic devices will be needed in order to further reduce power consumption. New materials cannot only boost performance, but can also add new functionalities, such as on-chip photonics, which can vastly improve interchip interconnects. The need for new materials is a big opportunity for materials research, but also a challenge. Replacement technologies must outperform conventional silicon technology, but also be compatible with the vast infrastructure of silicon manufacturing. Examples of some of the materials advances in the areas of computation, memory, and communication are given in this issue of MRS Bulletin.

Type
Introduction
Copyright
Copyright © Materials Research Society 2014 

Extension of Si CMOS

Up until the late 1990s, the performance gains implied by “Moore’s Law”—the number of transistors on an integrated circuit doubles about every node—in microelectronics were achieved mainly through what is now called traditional scaling.Reference Haensch, Nowak, Dennard, Solomon, Bryant, Dokumaci, Kumar, Wang, Johnson and Fischetti1 Roughly speaking, scaling corresponds to shrinking the device dimensions and supply voltage by a constant factor while leaving the materials unchanged.Reference Dennard, Gaensslen, Yu, Rideout, Bassous and LeBlanc2 The benefits of scaling are increased circuit density, faster devices, and lower power consumption. Note that the performance gains of traditional scaling are not predicated on improvements in materials properties (e.g., channel mobility and gate dielectric permittivity). They are mainly due to reduced capacitance and lower supply voltage. Unfortunately, we are now faced with the reality that fundamental materials limitations make traditional scaling of Si technology problematic. The consensus view is that continued performance improvement requires new materials, new device geometries, and new switching concepts.

Replacing Si with high-mobility channel materials (e.g., Ge/GeSn or III–V compounds) (Figure 1) is one near-term approach to improving performance (see the Gupta et al. article in this issue). However, replacing Si and SiO2 is not a trivial task, and complex “integration” issues must be overcome. For example, the lattice mismatch between new channel materials and Si substrates can generate dislocations at the interface, which degrades performance and yield. To mitigate these effects, graded relaxed buffers,Reference Huang, Lu, Lu, Lee, Liu and Tsui3 dislocation removal,Reference Hsu, Chu, Tu, Fu, Sung, Chang, Chen, Cho, Luo, Hsu, Liu, Hu and Yang4 and aspect ratio trappingReference van Dal, Vellianitis, Duriez, Doornbos, Hsieh, Lee, Yin, Passlack and Diaz5 to reduce the dislocation density in active areas have all been explored. To date, the performance of these hybrid devices has not matched expectations.

Figure 1. The plot of bandgap energy/wavelength versus lattice constant/misfit for III–V, Si/Ge/Sn. The numbers below the chemical symbols are electron and hole mobilities in units of cm2/Vs. The solid lines indicate direct bandgaps.Reference Levinshtein, Rumyantsev and Shur25 (The red symbols are column IV elements.)

For example, while bulk Ge has both high electron and hole mobility (Figure 1), Ge n-channel metal oxide semiconductor field-effect transistors (MOSFETs) do not exhibit the expected mobility enhancement as compared to Si MOSFETs. Currently, III–V (InGaAs) channels are more promising for NFETs. Ge and III–V materials have the appeal that they can be grown on a surface in a similar way as Si, which may make them easier to incorporate in a conventional processing flow. A more radical approach is to use novel one-dimensional (1D) (nanotubes, nanowires) or 2D (graphene, dichalcogenides) nanomaterials in place of conventional semiconductors. Because they are “small,” these materials offer better electrostatic control of the channel, but their integration with conventional processing is potentially very difficult. Finally, devices such as the “tunnel FET” achieve high performance by incorporating new channel materials that enable device switching over a narrow voltage range, and hence with lower power. Moving away from conventional planar devices is another approach to improving performance. Better electrostatic control can be obtained if the gate “wraps around” the channel. New device geometries such as tri-gate transistors and FinFETs shown in Figure 2 accomplish this goal. Instead of a planar electrode, these devices have gate electrodes that surround the channel on three sides.

Figure 2. The schematic structure of FinFET/tri-gate transistors. (a) The 3D structure and (b) the cross-section of the channel. The circles represent charge carriers.

For high-performance devices, the figures of merit are high on-state current (I on), low off-state current (I off), and low supply voltage (V DD) mainly to increase the chip speed, to decrease static power dissipation, and to decrease the dynamical power dissipation, respectively. To have high I on and low I off in the very narrow V DD range, a small subthreshold slope (SS) ($SS = {\left( {{{d({{\log }_{10}}{I_{{\rm{DS}}}}} \over {d{V_{\rm{G}}}}}} \right)^{ - 1}}$) is required, where I DS is the source-drain current and V G is the gate voltage. This means the device can be turned on and off over a very small range of gate voltages. Classical thermionic transport imposes a theoretical lower bound of 60 mV/decade on the SS of MOSFETs. A gate stack with low equivalent oxide thickness (EOT) and low interfacial defect density (D it) can push SS toward this theoretical value. It is possible to have SS smaller than 60 mV/dec by either using tunneling transport (tunneling FET or TFET) or adding a negative capacitor into the gate stack to obtain a voltage gain on the channel surface (negative capacitive FETs or NCFETs). However, TFETsReference Koswatta, Lundstrom and Nikonov6 suffer from low I on due to the low tunneling rate, and NCFETsReference Khan, Yeung, Hu and Salahuddin7 suffer from hysteresis due to the ferroelectric materials in the gate stack.

III–V compound semiconductors, Ge, and GeSn transistors

This group of post-Si materials is the most mature alternative to Si on the market, together with Ge-based technology. In the article by Riel et al. in this issue, a number of plausible III–V transistor structures are discussed. Not only traditional planar layouts but also several nanowire/3D architectures are described. The results in this area are very promising, and device performance can be substantially boosted. However, new technology comes at a high price. The key issue, besides the actual device and circuit processing, is the growth of compound materials on a Si platform and integration with conventional processing methods.

A recent review paper by LourdudossReference Lourdudoss8 gives an overview of a number of growth alternatives for III–V on Si. In addition to the direct transistor performance boost obtainable by implementing III–V technology, there is also a wide range of added functionality available in the integrated photonics arena.

While III–V devices appear to be good candidates for n-type FETs, Ge and GeSn appear to be superior for p-type FETs. The details are described in the article by Gupta et al. The improvement of D it passivation/low EOT, doping concentration/activation, contact resistance, and surface roughness/mobility of Ge FETs is in progress and sheds light on Ge/GeSn complementary metal oxide semiconductor (CMOS) applications.

On-chip silicon photonics

Silicon photonics is the natural extension of Si electronic computing and storage. The integration of new materials, particularly of direct bandgap materials, enables wavelength tuning (see right axis of Figure 1). Monolithically integrated silicon photonics, including active devices and passive waveguides, with electronics offers a promising platform for scaling functionality (see the Kimerling et al. article in this issue). Waveguides, optical isolators, light sources, detectors, and modulators can all be integrated with conventional electronic devices. Ge is a promising material for both electronic and photonic devices due to its high carrier mobility and optical characteristics. The direct valley at the Γ point in reciprocal space (center of the zone) is only 140 meV above indirect valleys in the reciprocal L points (located at the edge of the Brillouin zone). The emission wavelength of the direct bandgap is around 1550 nm, which is useful for optical interconnects and telecommunication. To increase the direct band emission, n-type doping was used by the Kimerling group at MIT to boost the optical gain of Ge lasers,Reference Liu, Sun, Pan, Wang, Kimerling, Koch and Michel9 which illuminates group IV photonics. Metal-insulator-semiconductor light-emitting diodes employing either SiReference Liu, Lee, Lin, Lin, Liu and Lin10 or GeReference Jan, Chen, Lee, Chan, Peng and Liu11 as the active material, coupled with quantum waveguide structures, can cover the luminescence spectra from 1.1 μm to 2.2 μm.Reference Liu, Cheng, Chen, Jan, Chen, Chan, Nien, Yamamoto and Tillack12

The 3D stacking of integrated circuits using through-silicon via (TSV) technology can increase the bandwidth of interchip communications, both by shortening the travel distance and by providing a large number of I/O channels. However, when the bandwidth of an interconnect line increases beyond 10 GHz, the transmission efficiency is reduced. Photonic components can overcome this serious drawback. Heterogeneous integration of photonics and electronics on the 2.5 D interposer, which has many chips closely integrated on Si or other substrates, is an alternative to the heterogeneous integration of these components. Waveguide-integrated GHz GeSi electron-absorption modulator waveguides with ultralow energy consumption have been reported.Reference Liu, Beals, Pomerene, Bernardis, Sun, Cheng, Kimerling and Michel13 The efficient quantum-confined Stark effect in silicon-based structures by strained Ge multiple quantum wells has been demonstrated.Reference Kuo, Lee, Ge, Ren, Roth, Kamins, Miller and Harris14 A photodetector using the metal-insulator-semiconductor tunneling structure operated in the deep depletion region can have infrared detection up to 10 μm.Reference Lin, Chiang, Hsu, Lee, Huang, Lai, Cheng and Liu15

All spin logic

One of the key issues limiting the performance of scaled CMOS is the inability to reduce the supply voltage. As noted previously, part of this is related to the fundamental limits intrinsic to switching the current in a conventional FET. One way around this limitation is to use different state variables to store information. One rationale for pursuing alternate state variables is that the energy required to switch the device could be far less than in conventional Si technology. Behin-Aein et al. in this issue describe approaches in which information is stored in the orientations of small nanomagnets, so-called “all spin logic.” In addition to low-power conventional computing, all spin logic could provide a pathway to practical non-Boolean computing schemes such as neural networks. Behin-Aein et al. describe spin-based computing both at the nanoscale, using nanomagnets, and at the atomic scale, by manipulating individual spins. They outline a nanoscale spin switch based on magnetic tunnel junctions, describe how spin information is programmed and read, and discuss the materials requirements for stability and data retention for 20 nm devices. They also review the potential for scaling, describing work in which atomic-scale logic operations were performed using the spin of individual magnetic atoms arranged on substrate.

Phase change memory

The most common memory technologies store information as charge. In the case of dynamic RAM (DRAM), this charge is stored on a capacitor. For the “flash” memory in the ubiquitous “thumb” drives, charge is stored on a floating gate. DRAM is used for computer memory because it is fast, but the capacitor charge must be periodically refreshed, making the memory volatile. In contrast, flash memory is slow, but the charge is retained without periodic refreshing. Both technologies are extremely robust and have been aggressively scaled. However, continued DRAM and flash scaling face many of the same issues that are anticipated for Si technology as a whole.Reference Fazio16,Reference Lai17 Uncertainties about the prospects for further scaling have spurred the search for new memory technologies that are not based on charge storage. These technologies could potentially offer a cheaper path to scaled (e.g., 10 nm), non-volatile memory with fast read and write times. One of the most mature candidate technologies is phase change memory (PCM) (see the Raoux et al. article in this issue). Information in PCM is encoded in the crystal structure of the PCM cell, which can adopt either a low-resistance crystalline state or a high-resistance amorphous state. The state of the cell is changed by heating. The rate of cooling—fast for amorphous, slow for crystalline—determines the state of the cell. The state is read by measuring the resistance. One of the exciting prospects of PCM is that it could potentially scale to higher densities than DRAM.

Two-dimensional materials for electronic applications

Two-dimensional materials have received tremendous attention as replacement channel materials in Si nanoelectronics. Most of the interest is of course in graphene, the “Nobel” material studied by Novoselov and Geim in 2004,Reference Novoselov, Geim, Morozov, Jiang, Zhang, Dubonos, Grigorieva and Firsov18 who were awarded the Nobel Prize in 2010. In their article, Lemme et al. describe graphene’s history and potential in detail and discuss future expectations of graphene technology, as well as the potential of other 2D materials in the group of transition metal dichalcogenides (TMD). Many alternative application areas are foreseen for this new group of materials, mainly by adding functionality to conventional CMOS. Huge research efforts are being invested in these material groups, the most notable being the “Graphene Flagship” program sponsored by the European Commission, with a tentative total budget of one billion Euros.

Despite the exciting possibilities of these novel materials, there are still fundamental manufacturing obstacles to be solved before they can have an impact on technology. One clear example is the integration of high-quality, large-area graphene with CMOS. Large domain graphene must be synthesized and transferred to a CMOS substrate without degrading the electrical properties.Reference Vaziri, Lupina, Paussa, Smith, Henkel, Lippert, Dabrowski, Mehr, Östling and Lemme19,Reference Smith, Vaziri, Rodriguez, Östling and Lemme20 An example of a proposed process flow for this is shown in Figure 3.

Figure 3. A typical wafer scale graphene transfer process. More details can be found in Reference 20. Note: S/D, source/drain; BG, back gate.

Carbon nanotube transistors

Recent improvements in device performance have come with the introduction of new materials and new device geometries. The use of carbon nanotubes (CNTs) as the channel material is an extreme example of this trend. In their article, Chen et al. describe the potential of CNT-based logic technology. In fact, CNTs may be the first “nanotechnology” to have a significant impact in high-performance logic technology. Because CNTs are small—with a diameter on the order of a nanometer—good electrostatic control of the channel is possible, even for extremely small devices (channel lengths below 10 nm).Reference Franklin, Luisier, Han, Tulevski, Breslin, Gignac, Lundstrom and Haensch21 In addition, CNT devices are inherently fast. CNTs have a true one-dimensional band structure with relatively high optical phonon energies. Consequently, inelastic scattering is suppressed, and carrier transport can be ballistic.

As shown by the detailed discussion in this issue by Chen et al., CNT circuit fabrication techniques have reached a level where complex circuits—even microprocessors—can be readily made. However, to create logic technology that outperforms conventional CMOS, serious integration challenges must be overcome. The most obvious hurdles are CNT purification and CNT placement from solution. CNT populations must be purified, because most synthesis methods produce a wide variety of CNTs. Conceptually, a CNT can be created by cutting a long strip out of a graphene sheet (or sheets) and joining the long edges, as shown in Figure 4. Differences in internal structure—and electronic properties—correspond to different orientations of the graphene strip. For example, roughly one-third of the CNTs produced using standard methods will be metallic. For transistor applications, these metallic CNTs must be completely eliminated. The placement problem is equally formidable. To build a microprocessor with minimal device variation, billions of CNTs must be placed at precise locations on a substrate, with a pitch on the order of 10 nm. Exciting progress has been made in recent years on both of these fronts.Reference Liu and Hersam22,Reference Park, Afzali, Han, Tulevski, Franklin, Tersoff, Hannon and Haensch23

Figure 4. Single-wall carbon nanotubes can be formed by cutting strips from a graphene sheet (blue) and rolling them up such that each carbon atom is bonded to its three nearest neighbors. The creation of (a) “zigzag” and (b) “armchair” nanotubes are shown. A and B indicate the two carbon sublattices in the graphene structure. a1 and a2 are the graphene lattice vectors, and C is the so-called roll-up vector.Reference Anantram and Léonard26

One important materials issue in CNT electronics concerns the electrical contacts. In most cases, contacts are made by depositing metal (e.g., Pd) onto the ends of the CNT while masking off the channel. Very little is known about the atomic structure of the contact or the factors that determine how electrons move from the metal to the CNT. Some insight can be gained by measuring how the resistance depends on the overlap length, Lc, of the metal and CNT (called the contact length). Franklin et al. showed that the contact resistance varies as 1/Lc.Reference Franklin and Chen24 For the very short contacts needed for a scaled technology (on the order of a few tens of nm), the contact resistance is unacceptably high and must be improved in order for CNTs to be competitive.

Summary

The articles in this issue cover a wide range of emerging technologies for computation, communication, and storage. The ultimate success of these candidate technologies depends, in large part, on materials innovations. For some, such as all-spin logic, progress depends on identifying new materials with superior intrinsic properties, for example, long spin diffusion length and high carrier mobility. For others, such as III–V compounds, graphene, and carbon nanotubes, the superior properties are well established; here, the challenge is integration. Specifically, new approaches in deposition, patterning, doping, and passivation are needed to make these new materials compatible with the existing manufacturing infrastructure. And for all cases, a deeper understanding of the physics at the nanoscale is needed to control doping, reduce contact resistance, limit leakage current, and improve the stability (retention time) of nanoscale memory elements.

References

Haensch, W., Nowak, E.J., Dennard, R.H., Solomon, P.M., Bryant, A., Dokumaci, O.H., Kumar, A., Wang, X., Johnson, J.B., Fischetti, M.V., IBM J. Res. Dev. 50, 339 (2006).CrossRefGoogle Scholar
Dennard, R.H., Gaensslen, F.H., Yu, H.-N., Rideout, V.L., Bassous, E., LeBlanc, A., IEEE J. Solid-State Circuits SC-9, 256 (1974).CrossRefGoogle Scholar
Huang, S.-H., Lu, T.-M., Lu, S.-C., Lee, C.-H., Liu, C.W., Tsui, D.C., Appl. Phys. Lett. 101, 042111 (2012).CrossRefGoogle Scholar
Hsu, S.-H., Chu, C.-L., Tu, W.-H., Fu, Y.-C., Sung, P.-J., Chang, H.-C., Chen, Y.-T., Cho, L.-Y., Luo, G.-L., Hsu, W., Liu, C.W., Hu, C., Yang, F.-L., 2011 International Electron Devices Meeting 825 (2011).Google Scholar
van Dal, M.J.H., Vellianitis, G., Duriez, B., Doornbos, G., Hsieh, C.-H., Lee, B.-H., Yin, K.-M., Passlack, M., Diaz, C.H., IEEE Trans. Electron Devices 61 (2), 430 (2014).CrossRefGoogle Scholar
Koswatta, S.O., Lundstrom, M.S., Nikonov, D.E., IEEE Trans. Electron Devices 56 (3), 456 (2009).CrossRefGoogle Scholar
Khan, A.I., Yeung, C.W., Hu, C., Salahuddin, S., 2011 International Electron Devices Meeting 255 (2011).Google Scholar
Lourdudoss, S., Curr. Opin. Solid State Mater. Sci. 16, 91 (2012).CrossRefGoogle Scholar
Liu, J., Sun, X., Pan, D., Wang, X., Kimerling, L.C., Koch, T.L., Michel, J., Opt. Express 15 (18), 11272 (2007).CrossRefGoogle Scholar
Liu, C.W., Lee, M.H., Lin, C.-F., Lin, I.C., Liu, W.T., Lin, H.H., Tech. Dig. Int. Electron Devices Mtg. 749 (1999).Google Scholar
Jan, S.-R., Chen, C.-Y., Lee, C.-H., Chan, S.-T., Peng, K.-L., Liu, C.W., Appl. Phys. Lett. 98, 141105 (2011).CrossRefGoogle Scholar
Liu, C.W., Cheng, T.-H., Chen, Y.-Y., Jan, S.-R., Chen, C.-Y., Chan, S.T., Nien, Y.-H., Yamamoto, Y., Tillack, B., Thin Solid Films 520, 3249 (2012).CrossRefGoogle Scholar
Liu, J., Beals, M., Pomerene, A., Bernardis, S., Sun, R., Cheng, J., Kimerling, L.C., Michel, J., Nat. Photonics 2, 433 (2008).CrossRefGoogle Scholar
Kuo, Y.-H., Lee, Y.K., Ge, Y., Ren, S., Roth, J.E., Kamins, T.I., Miller, D.A.B., Harris, J.S., Nature 437, 1334 (2005).CrossRefGoogle Scholar
Lin, C.-H., Chiang, Y.-T., Hsu, C.-C., Lee, C.-H., Huang, C.-F., Lai, C.-H., Cheng, T.-H., Liu, C.W., Appl. Phys. Lett. 91, 041105 (2007).CrossRefGoogle Scholar
Fazio, A., MRS Bull. 29 (11), 814 (2004).CrossRefGoogle Scholar
Lai, S.K., IBM J. Res. Dev. 52, 529 (2008).CrossRefGoogle Scholar
Novoselov, K.S., Geim, A.K., Morozov, S.V., Jiang, D., Zhang, Y., Dubonos, S.V., Grigorieva, I.V., Firsov, A.A., Science 306, 666 (2004).CrossRefGoogle Scholar
Vaziri, S., Lupina, G., Paussa, A., Smith, A.D., Henkel, C., Lippert, G., Dabrowski, J., Mehr, W., Östling, M., Lemme, M.C., Solid-State Electron. 84, 185 (2013).CrossRefGoogle Scholar
Smith, A.D., Vaziri, S., Rodriguez, S., Östling, M., Lemme, M.C., Proc. Ultimate Integration on Silicon (ULIS) 2014 April 7–9, Stockholm, Sweden.Google Scholar
Franklin, A.D., Luisier, M., Han, S.-J., Tulevski, G.S., Breslin, C.M., Gignac, L., Lundstrom, M.S., Haensch, W., Nano Lett. 12, 758 (2012).CrossRefGoogle Scholar
Liu, J., Hersam, M.C., MRS Bull. 35 (4), 315 (2010).CrossRefGoogle Scholar
Park, H., Afzali, A., Han, S.-J., Tulevski, G.S., Franklin, A.D., Tersoff, J., Hannon, J.B., Haensch, W., Nat. Nanotechnol. 7, 787 (2012).CrossRefGoogle Scholar
Franklin, A.D., Chen, Z., Nat. Nanotechnol. 5, 858 (2010).CrossRefGoogle Scholar
Levinshtein, M., Rumyantsev, S., Shur, M., Handbook Series on Semiconductor Parameters (World Scientific, Singapore, 1996).Google Scholar
Anantram, M.P., Léonard, F., Rep. Prog. Phys. 69, 507 (2006).CrossRefGoogle Scholar
Figure 0

Figure 1. The plot of bandgap energy/wavelength versus lattice constant/misfit for III–V, Si/Ge/Sn. The numbers below the chemical symbols are electron and hole mobilities in units of cm2/Vs. The solid lines indicate direct bandgaps.25 (The red symbols are column IV elements.)

Figure 1

Figure 2. The schematic structure of FinFET/tri-gate transistors. (a) The 3D structure and (b) the cross-section of the channel. The circles represent charge carriers.

Figure 2

Figure 3. A typical wafer scale graphene transfer process. More details can be found in Reference 20. Note: S/D, source/drain; BG, back gate.

Figure 3

Figure 4. Single-wall carbon nanotubes can be formed by cutting strips from a graphene sheet (blue) and rolling them up such that each carbon atom is bonded to its three nearest neighbors. The creation of (a) “zigzag” and (b) “armchair” nanotubes are shown. A and B indicate the two carbon sublattices in the graphene structure. a1 and a2 are the graphene lattice vectors, and C is the so-called roll-up vector.26