Hostname: page-component-586b7cd67f-rdxmf Total loading time: 0 Render date: 2024-11-28T12:36:40.689Z Has data issue: false hasContentIssue false

Electronic Transport Properties of Cu/MnOx/SiO2/p-Si MOS Devices

Published online by Cambridge University Press:  31 January 2011

Vijay Kumar Dixit
Affiliation:
[email protected]@rrcat.gov.in, Tohoku University, Material Science and Engineering, Sendai, Japan, Sendai, Miyagi, 980-8579, Japan
Koji Neishi
Affiliation:
[email protected], Tohoku University, Material Sciences, Sendai, Japan
Junichi Koike
Affiliation:
[email protected], Tohoku Universuty, Sendai, Japan
Get access

Abstract

An ultrathin barrier layer of MnOx was grown using metal organic chemical vapor deposition (MOCVD) at an interface between Cu and SiO2 dielectric. The electronic transport properties of Cu/MnOx/SiO2/p-Si metal oxide semiconductor (MOS) devices showed leakage current density within the range of 10-8-10-7A/cm2 up to an electric field of 4MV/cm. The current density remained within the same range after bias temperature aging test at 3MV/cm for 6×103s at 550K. The capacitance-voltage curves of the MOS device having the MnOx layer grown at 473K do not show significant shift of flat band voltage after thermal annealing at 673K for 3.6×103s as well as after bias temperature aging test at 1MV/cm, 550K for 2.4×103 s. These results indicate that the ultrathin layer of MnOx is stable under the above conditions and prevents sufficiently Cu ion diffusion into the SiO2 dielectric.

Type
Research Article
Copyright
Copyright © Materials Research Society 2009

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

1 Murarka, P. Metallization - Theory and Practice for VLSI-ULSI (Butterworth-Heineman, Boston, 1993).Google Scholar
2International Technology Roadmap for Semiconductors, Semiconductor Industry Association (2003).Google Scholar
3 Neishi, K. Aki, S. Matsumoto, K. Sato, H. Itoh, H. Hosaka, S. and Koike, J. Appl. Phys. Lett., 93, 032106, (2008).Google Scholar
4 Dixit, V. K. Neishi, K. Akao, N. and Koike, J. (Unpublished).Google Scholar
5 Murarka, S.P. Verner, I. V. Gutmann, R. J. Copper - fundamental mechanisms for microelectronic applications, (Wiley, New York, 2000).Google Scholar
6 Usui, Takamasa, Nasu, Hayato, Takahashi, Shingo, Shimizu, Noriyoshi, Nishikawa, T. Yoshimaru, Masaki, Shibata, Hideki, Wada, Makoto, and Koike, Junichi. IEEE Transactions on Electron Devices, 53, 2492, (2006).Google Scholar
7 Felipe, T. Suwwan de, Ph. D Thesis, Rensselaer Polytechnic Institute, Troy, NY, (1998).Google Scholar
8 Felipe, T. Suwwan de, Murarka, S. P. Bedell, S. and Lanford, W. A. J. Vac. Sci. Technol. B, 15, 1987 (1997).Google Scholar