# International Journal of Microwave and Wireless Technologies

cambridge.org/mrf

# **Research Paper**

Cite this article: Huang TW, Chung CL, Liang YJ, Bai WT, Li YP, Tsai JH (2024) A 28-nm E-band low noise amplifier with minimum 3.8 dB noise figure. *International Journal of Microwave and Wireless Technologies* **16**(6), 946–954. https://doi.org/ 10.1017/S1759078724001193

Received: 16 June 2023 Revised: 1 November 2024 Accepted: 9 November 2024

Keywords: CMOS; E-band; low noise amplifier

Corresponding author: Tian-Wei Huang; Email: tihuang@ntu.edu.tw

© The Author(s), 2024. Published by Cambridge University Press in association with The European Microwave Association. This is an Open Access article, distributed under the terms of the Creative Commons Attribution licence (http://creativecommons. org/licenses/by/4.0), which permits unrestricted re-use, distribution and reproduction, provided the original article is properly cited.



# A 28-nm E-band low noise amplifier with minimum 3.8 dB noise figure

Tian-Wei Huang<sup>1</sup>, Chuan-Li Chung<sup>1</sup>, You-Jen Liang<sup>1</sup>, Wei-Ting Bai<sup>1</sup>, Yung-Pei Li<sup>1</sup> and Jeng-Han Tsai<sup>2</sup>

<sup>1</sup>Graduate Institute of Communication Engineering, National Taiwan University, Taipei, Taiwan and <sup>2</sup>Department of Electrical Engineering, National Taiwan Normal University, Taipei, Taiwan

## Abstract

This paper presents a three-stage E-band low-noise amplifier (LNA) fabricated in a 28-nm Complementary Metal Oxide Semiconductor High-Performance Compact Plus process. The proposed E-band LNA achieves a peak gain of 16.8 dB, exhibiting a gain variation of less than  $\pm 0.5$  dB across the frequency range of 67.8–90.4 GHz. The measured 3-dB gain bandwidth spans from 64 to 93.8 GHz, and the minimum measured noise figure (NF) is 3.8 dB. By employing a one-stage common-source with a two-stage cascode topology, the proposed E-band LNA demonstrates competitiveness in terms of gain flatness and NF when compared to recently published E-band CMOS LNAs.

## Introduction

The 71–76 and 81–86 GHz bands (called E-bands, covering 60–90 GHz) are allowed for global wireless communications. These 10 GHz bands provide opportunities for achieving higher data rates that are not feasible in lower microwave bands. For E-band receivers, a wideband low-noise amplifier (LNA) with high gain and low noise figure (NF) is required to minimize the NF across the Rx chain and to compensate for conversion losses and the following down-converted high-noise mixer.

In general, III–V compound semiconductor technology is preferred to be used for E-band LNAs, which has better noise performance and efficiency than CMOS. Nevertheless, there are still many attempts to adopt CMOS technology to the E-band range due to its low cost and high integration advantages, and there are already plenty of successful researches in CMOS E-band LNAs [1–8].

## **Circuit design**

There are three key points that should be considered for conventional LNA design. The first point is gain performance, the second is noise performance, and the third is stability. Additionally, the gain flatness of the LNA used for astronomical reception is also important as it affects the sensitivity and the channel capacity when integrating the LNA into a receiver system.

From Table 1 [6], it is observed that the two-stage common-source (CS) followed by onestage cascode topology provides excellent minimum noise performance and wide bandwidth. Reference [3] uses three cascode stages, which offers high gain performance while maintaining good noise performance, but it has a narrower bandwidth and insufficient linearity. On the other hand, reference [1] employs four CS stages, resulting in the widest bandwidth and good linearity. However, it has slightly higher noise performance and may occupy a larger chip area. Considering the trade-off between CS and cascode topologies mentioned above, the proposed amplifier adopts a one-stage CS followed by a two-stage cascode configuration to achieve low noise and high gain performance. Figure 1 shows the circuit schematic of the proposed E-band three-stage LNA. The design details of this E-band LNA are further explained in the following subsections.

## Circuit architecture

From Friis formula for noise, it is known that front stages of the design will dominate the overall noise performance. Thus, in the first stage, CS topology is selected to improve the noise performance. In the second and third stages, a cascode topology with gm-boosting transmission line [9, 10] and noise reduction transmission line  $(TL_{12})$  [2, 11] techniques is selected to achieve high gain while not sacrificing too much noise performance, as shown in Fig. 2.

https://doi.org/10.1017/S1759078724001193 Published online by Cambridge University Press





**Figure 1.** Circuit schematic of the proposed E-band LNA. (one-stage common-source + two-stage cascode).

Traditionally, the use of a differential pair with a neutralized capacitor topology is preferred over a single-ended topology. A differential pair offers excellent common-mode noise rejection of the supply voltage. Additionally, for high-frequency circuits, the grounding issue poses a significant challenge, which can be easily addressed by employing the virtual ground of a differential circuit. Several studies have demonstrated excellent performance of differential pairs in the E-band. However, a major concern arises from the large loss introduced by the input balun, which may be a challenge for achieving low NF performance. In reference [7], an input transformer causes a loss of 1.5–2.1 dB across the designed frequency range, making it difficult to achieve low NF performance. In reference [12], the NF performance with a balun is approximately 1.5 dB higher compared to without a balun.

In reference [10], a comparison of single-ended configurations between CS and cascode topologies reveals that the CS topology is known for its superior noise performance but compromises gain and isolation, whereas the cascode topology offers higher gain and isolation but typically exhibits worse noise performance. Therefore, in this work, a single-ended topology with a cascode configuration following the CS topology is adopted. This approach helps mitigate the significant loss introduced by the input balun and also leads to a better NF. Figure 3 demonstrates the input matching S-parameter of the proposed LNA, where a loss of 1.1 dB is achieved at the center frequency.

## Device and bias selection

The bias conditions and device sizes should be determined first to optimize the performance of the LNA. For the selection of bias,  $V_D$  is chosen at 0.9 V/1.8 V for CS/cascode stage of the LNA to obtain maximum gain for 28-nm CMOS HPC-plus process.

On the other hand, the transconductance of the device reaches its maximum value at  $V_{\rm G}$  of 0.8 V, which is the class-A operation. However, LNAs are often operated at small-signal region. Thus, the bias voltage of the LNA can be operated at lower voltage (about 0.6–0.7 V). Under these bias ranges, the gain performance



Figure 2. Comparison of the MSG/MAG and NFmin of a cascode stage with both noise reduction and gm-boosting techniques.



Figure 3. The input matching S-parameter of the proposed LNA.



Figure 4. The simulation results of  $\mathsf{NF}_{\mathsf{min}}$  and MSG of a common-source topology.

does not degrade tremendously, while the dc power consumption can be lowered. Nevertheless, in the proposed circuit, noise performance is more important than gain performance. Therefore, a small amount of gain is traded off and the  $V_{\rm G}$  bias is chosen at



Figure 5. MSG/MAG and stability factor of common-source in different width.



Figure 6.  $\mathsf{NF}_{\mathsf{min}}$  of common-source in different width.

0.58 V for better noise performance. Figure 4 shows the simulation results of  $\rm NF_{min}$  and MSG of a CS topology.

For the device size selection, it can be divided into two main parts. The first is the selection of transistor size of CS topology,



Figure 7. The design flow diagram of the cascode topology for cascode stages of LNA.

and the second is the selection of transistor sizes of cascode topology. For the first stage, MSG/MAG, NF<sub>min</sub>, and stability factor are simulated for different device sizes under the same bias conditions. Figure 5 shows the MSG/MAG and stability factor of CS in different width and Fig. 6 shows NF<sub>min</sub> of CS in different width. At last, the transistor size chosen for the first stage is 1.5  $\mu$ m  $\times$  16 fingers. At this device size, the impedance is easier to match to 50  $\Omega$  and the NF<sub>min</sub> value is kept at a good level.

Next, for the transistor sizes of cascode topology, transistors with the above selected size (1.5  $\mu$ m × 16 fingers) are initially selected for both transistors. Then the size of each transistor is iterated by sweeping the width and fingers. Since CS topology is used in the first stage to reduce the noise as much as possible, if the later stages also prioritize noise before gain, the overall gain of the circuit may be insufficient. Therefore, gain is the priority in the cascode topology. In the end, the transistor sizes of the cascode topology were selected as 2  $\mu$ m × 26 fingers and 2  $\mu$ m × 20 fingers respectively by the process in Fig. 7. The V<sub>G</sub> biases of cascode topology are fine-tuned to 0.58 V/1.48 V.

#### Matching network

While LC matching networks are effective in minimizing circuit size, it is important to note that the use of low-Q capacitors and inductors can result in higher loss and reduced efficiency compared to TL networks [13]. Hence, the decision between LC matching and TL matching necessitates striking a balance between efficiency and chip area. Figure 1 shows the overall architecture of the matching network using thin-film microstrip lines for three-stage design. Figure 1 also shows the replacement of the two TLs with inductors  $(L_1, L_2)$ . To achieve a reduction in chip area without compromising efficiency significantly, it is deemed acceptable to utilize inductors in these specific sections instead of TLs. In the 28-nm CMOS HPC-plus process, the metal layers are in close proximity to the ground, leading to a strong parasitic effect. To mitigate this, the ground will be selectively removed from sensitive areas to enhance matching. Additionally, the top metal layer (M9) will be employed to implement the TL, as depicted in Fig. 8. It is worth noting that due to process limitations, we do not have access to a momcap cell. Consequently, we need to design the bypass capacitors ourselves. This is necessary in order to comply with the design rules and achieve the required capacitance. As a result, a significant amount of space is occupied to ensure sufficient capacitance. Figure 9 shows the simulation result of the designed bypass. A -20 dB insertion loss is achieved to ensure an ideal ground across the designed bandwidth. The input and interstage matching use the L-type networks, while the output matching adopts the T-type network to provide a wideband output matching. The gm-boosting and the noise reduction techniques (mentioned in the "Circuit design" section) are utilized to enhance the gain performance.



Figure 8. Matching networks of the proposed E-band LNA.

#### **Measurement results**

The proposed three-stage E-band LNA is implemented in a 28nm CMOS HPC-plus process, utilizing Sonnet for electromagnetic (EM) simulation to calculate parasitic loss. The overall size (see Fig. 10), including all pads, is  $0.695 \times 0.715 \text{ mm}^2$ .

The small-signal S-parameters of this LNA were measured by Keysight N5225B Performance Network Analyzer (PNA) network analyzer and Keysight N5295AX03 frequency extender with an input power of -30 dBm via on-wafer probing (see Fig. 11). Figure 12 shows the measured and simulated S-parameters. It achieves a peak gain of 16.8 dB with a gain variation of less than  $\pm 0.5$  dB from 67.8 to 90.4 GHz. The 3-dB bandwidth is about 30 GHz (64–93.8 GHz). The NF of this LNA was measured using the Y-factor method with a Keysight E4440A spectrum analyzer, a Quinstar QNS noise source, a mixer to lower the frequency, and a preamplifier to improve the system noise floor. Due to the limitation of instruments, NF was measured only up to 74 GHz. The measurement setup is shown in Fig. 13. To verify the repeatability of the chips, two samples were measured and they showed similar results. The measurement results are also in agreement with simulation results, as shown in Fig. 14. The measured NF is below 5 dB from 66 to 74 GHz, and the measured minimum NF is around 3.8 dB at 73 GHz. The measured noise performance exceeds the simulation, mainly due to the overestimation of parasitic losses in the EM simulation. The large signal



Figure 9. Insertion loss of the designed bypass.



Figure 10. Chip photo of the proposed E-band LNA.



Figure 11. Small signal measurement setup.

performance of this LNA was measured by Keysight E4440A spectrum analyzer with down-conversion mixer, while the signal was generated by Keysight E8267D signal generator. The LNA achieves an IP<sub>1dB</sub> of -14 dBm and an OP<sub>1dB</sub> of 1 dBm at 80 GHz (near center frequency) as shown in Fig. 15. The IIP<sub>3</sub> is -4 dBm for the LNA, as measured by two-tone measurements and shown in Fig. 16. Table 1

summarizes the performance of published E-band LNAs in recent years. The proposed three-stage E-band LNA demonstrates excellent performance in terms of gain flatness and NF. Its NF surpasses that of III–V compound semiconductors in references [14, 15], highlighting the cost-effectiveness and superior performance of the CMOS process.



Figure 12. Measured and simulated S-parameters of the proposed E-band LNA.



Figure 13. Noise figure measurement setup for the proposed E-band LNA.



Figure 14. Measured and simulated noise figure of proposed E-band LNA.

| Table 1. | Comparison | of the publishe | d E-band LNAs and | Variable Gain | (VG)-LNAs |
|----------|------------|-----------------|-------------------|---------------|-----------|
|----------|------------|-----------------|-------------------|---------------|-----------|

| Reference            | Technology                                                    | Тороlоду                                       | 3-dB bandwidth<br>(GHz) | $\pm$ 0.5 dB<br>bandwidth (GHz) | Min. NF<br>(dB) | Peak<br>gain (dB) | IP <sub>1dB</sub> (dBm) |
|----------------------|---------------------------------------------------------------|------------------------------------------------|-------------------------|---------------------------------|-----------------|-------------------|-------------------------|
| [ <b>1</b> ] JSSC'17 | 65-nm CMOS                                                    | 4-stage common-source                          | 54.4-90                 | 60–75 <sup>a</sup>              | 5.4             | 17.7              | -14                     |
| [2] EuMIC'18         | 90-nm CMOS                                                    | 3-stage cascode + 1-<br>stage common-source    | 68.8-87.6               | 82-86 <sup>a</sup>              | 5.3             | 23                | N/A                     |
| [3] TMTT'20          | 22-nm CMOS Fully<br>Depleted Silicon On<br>Insulator (FDSOI)  | 3-stage cascode                                | 70–85 <sup>a</sup>      | 75–82 <sup>ª</sup>              | 4.6             | 24                | -26.8                   |
| [4] APMC'18          | 90-nm CMOS                                                    | 1-stage common-<br>source + 2-stage<br>cascode | 66–70                   | 66.5–68.5 <sup>a</sup>          | 8.8             | 20.2              | N/A                     |
| [5] MWCL'19          | 65-nm CMOS                                                    | 3-stage cascode                                | 60–90                   | 63–84 <sup>a</sup>              | 6.3             | 14.2              | -10                     |
| [6]RFIC'18           | 45-nm CMOS Radio<br>Frequency Silicon On<br>Insulator (RFSOI) | 2-stage common-<br>source + 1-stage<br>cascode | 74–99                   | 80–94 <sup>a</sup>              | 4.2             | 12                | -21                     |
| [7] MWCL'21          | 28-nm<br>bulk CMOS                                            | 5-stage common-source                          | 82-91 <sup>a</sup>      | 83–89 <sup>a</sup>              | 6               | 25                | -32                     |
| [8] MWCL'17          | 28-nm CMOS FDSOI                                              | 3-stage common-source                          | 55–70 <sup>a</sup>      | 58–65 <sup>a</sup>              | 6               | 17                | N/A                     |
| [14] MWCL'22         | 130-nm SiGe                                                   | 2-stage common-emitter                         | 62–110                  | 70-92 <sup>a</sup>              | 4.5             | 13.5              | -12.5                   |
| [15] MWCL'20         | 100-nm GaN                                                    | 3-stage common-source                          | 77.8-84                 | 79-81.5 <sup>a</sup>            | 3.8             | 20.5              | N/A                     |
|                      |                                                               | 3-stage common-source                          | 78.5–90                 | 79.8-88ª                        | 4.5             | 17                | N/A                     |
| This Work            | 28-nm CMOS HPC+                                               | 1-stage common-<br>source + 2-stage<br>cascode | 64-93.8                 | 67.8-90.4                       | 3.8             | 16.8              | -14                     |

<sup>a</sup>Estimated from the figure



Figure 15. Measured and simulated power performance of the proposed E-band LNA at 80 GHz.



Figure 16. Two-tone measurement of the proposed E-band LNA at 80 GHz.

#### Conclusion

In this paper, an E-band three-stage LNA with high gain flatness and low NF fabricated in 28-nm CMOS HPC-plus process is presented. It achieves a peak gain of 16.8 dB with a gain variation of less than  $\pm 0.5$  dB from 67.8 to 90.4 GHz. The 3-dB bandwidth is about 30 GHz (64–93.8 GHz). The measured NF is below 5 dB from 66 to 74 GHz, and the measured minimum NF is around 3.8 dB at 73 GHz. By utilizing one-stage common-source with two-stage cascade topology, the proposed E-band three-stage LNA achieves extremely high gain flatness and low NF compared with recently published E-band CMOS LNAs.

#### **Acknowledgements.** The chips were fabricated by Taiwan Semiconductor Manufacturing Company (TSMC) and measured by Taiwan Semiconductor Research Institute (TSRI), Hsinchu, Taiwan.

**Competiting interest.** The authors report no conflict of interest.

#### References

- Yu Y, Liu H, Wu Y and Kang K (2017) A 54.4–90 GHz low-noise amplifier in 65-nm CMOS. *IEEE Journal of Solid-State Circuits* 52(11), 2892–2904.
- 2. Wang Y, Chen CN, Wu YC and Wang H (2018) An E-band variable gain low noise amplifier in 90-nm CMOS process using body-floating and noise

reduction techniques. In 2018 13th European Microwave Integrated Circuits Conference (EuMIC), 277–280.

- Gao L, Wagner E and Rebeiz GM (2020) Design of E- and W-band low-noise amplifiers in 22-nm CMOS FD-SOI. *IEEE Transactions on Microwave Theory & Techniques* 68(1), 132–143.
- 4. Tsai JH, Hung CC, Cheng JH, Lin CF and Chang RA (2018) An E-band transformer-based 90-nm CMOS LNA. In 2018 Asia-Pacific Microwave Conference (APMC), 660–662.
- Pan D, Duan Z, Chakraborty S, Sun L and Gui P (2019) A 60–90-GHz CMOS double-neutralized LNA technology with 6.3-dB NF and –10dBm P-1dB. IEEE Microwave and Wireless Components Letters 29(7), 489–491.
- 6. Gao L, Ma Q and Rebeiz GM (2018) A 4.7 mW W-band LNA with 4.2 dB NF and 12 dB gain using drain to gate feedback in 45nm CMOS RFSOI technology. In 2018 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 280–283.
- Liang C-J, Chiang C-W, Zhou J, Huang R, Wen K-A, Frank Chang M-C and Kuan Y-C (2021) A 0.6-V VDD W-band neutralized differential low noise amplifier in 28-nm bulk CMOS. *IEEE Microwave and Wireless Components Letters* 31(5), 481–484.
- Karaca D, Varonen M, Parveg D, Vahdati A and Halonen K (2017) A 53–117 GHz LNA in 28-nm FDSOI CMOS. *IEEE Microwave and Wireless Components Letters* 27(2), 171–173.
- Vigilante M and Reynaert P (2016) 20.10 A 68.1-to-96.4GHz variablegain low-noise amplifier in 28nm CMOS. In 2016 IEEE International Solid-State Circuits Conference (ISSCC), 360–362.
- Bu Q, Li N, Okada K and Matsuzawa A (2012) A comparison between common-source and cascode topologies for 60GHz amplifier design in 65nm CMOS. In International Conference on Solid State Devices and Materials (SSDM).
- Huang B, Lin K and Wang H (2009) Millimeter-wave low power and miniature CMOS multicascode low-noise amplifiers with noise reduction topology. *IEEE Transactions on Microwave Theory & Techniques* 57(12), 3049–3059.
- Aksoyak İK, Möck M and Ulusoy AÇ (2022) A differential d-band lownoise amplifier in 0.13 μm SiGe. *IEEE Microwave and Wireless Components Letters* 32(8), 979–982.
- 13. Noghabaei SM, Radin RL and Sawan M (2018) Efficient dual-band ultra-low-power RF energy harvesting front-end for wearable devices. In 2018 IEEE 61st International Midwest Symposium on Circuits and Systems (MWSCAS), 444–447.
- Vardarli E, Sakalas P and Schröter M (2022) A 5.9 mW E-/W-band siGe-HBT LNA with 48 GHz 3-dB bandwidth and 4.5-dB noise figure. *IEEE Microwave and Wireless Components Letters* 32(12), 1451–1454.
- Tong X, Zheng P and Zhang L (2020) Low-noise amplifiers using 100nm gate length GaN-on-Silicon process in W-band. *IEEE Microwave and Wireless Components Letters* 30(10), 957–960.



**Tian-Wei Huang** (Fellow, IEEE) received the Ph.D. degree in electrical engineering from the University of California at Los Angeles, Los Angeles, CA, USA, in 1993. He joined TRW Inc. (Northrop Grumman), Redondo Beach, CA, USA, where he designed millimeter-wave (MMW)/sub-THz radio frequency integrated circuit (RFIC). From 1998 to 2002, he was with Lucent Technologies, Murray Hill, NJ, USA, and

Cisco Systems, San Jose, CA, USA, where he developed high-speed wireless systems. In 2002, he joined National Taiwan University, Taipei, Taiwan, as a Faculty Member. His current research interests include millimeter-wave RF-CMOS design and gigabit wireless systems. Dr. Huang was a recipient of the IEEE Transactions on Advanced Packaging Best Paper Award in 2009. He was the Distinguished Microwave Lecturer of the IEEE MTT-S from 2015 to 2017. He was an Associate Editor of the IEEE Transactions on Microwave Theory and Techniques from 2015 to 2016.



Chuan-Li Chung received the M.S. degree in Graduate Institute of Communication Engineering, National Taiwan University, Taipei, Taiwan. Since 2022, he has been working at MediaTek in Hsinchu, Taiwan, engaged in RF front-end architecture design. His research interests include radio frequency integrated circuit design such as power amplifier, low noise amplifiers, and radio frequency filters.



You-Jen Liang received the B.S. degree in electrical engineering from National Taiwan University, Taipei, Taiwan, in 2021. He is currently pursuing the Ph.D. degree of the Graduate Institute of Communication Engineering, National Taiwan University, Taipei, Taiwan. His research interests include RF and millimeter-wave (MMW) integrated circuits for wireless communications.



Wei-Ting Bai received the B.S. degree in electrical engineering from National Taiwan University, Taipei, Taiwan, in 2021. He also received the M.S. degree from the Graduate Institute of Communication Engineering, National Taiwan University, Taipei, Taiwan, in 2023. He is currently with Realtek Inc., Taiwan. His research interests include RF receivers, millimeter-wave (MMW) power amplifiers.



Yung-Pei Li was born in Taichung, Taiwan, in 2000. She received the B.S. degree in communication engineering from National Chung Cheng University, Chiayi, Taiwan, in 2022. She also received the M.S. degree from the Graduate Institute of Communication Engineering, National Taiwan University, Taipei, Taiwan, in 2024. Her research interests include CMOS integrated circuits and millimeter-wave low noise amplifiers.



Jeng-Han Tsai (Member, IEEE) was born in Tainan, Taiwan, in 1980. He received the B.S. degree in electrical engineering from National Central University, Taoyuan, Taiwan, in 2002, and the Ph.D. degree from the Graduate Institute of Communication Engineering, National Taiwan University, Taipei, Taiwan, in January 2007. From February 2007 to January 2008, he was a Post-Doctoral Research Fellow with the Graduate Institute of Communication Engineering, National

Taiwan University, where his research concerned advanced millimeter-wave integrated circuits. From February 2008 to July 2009, he was an Assistant Professor with the Department of Communication Engineering, Yuan Ze University, Taoyuan. In August 2009, he joined the Faculty of the Department of Electrical Engineering, National Taiwan Normal University, Taipei, where he is currently a Professor. His research interests include the design and analysis of RF, microwave, and millimeter-wave integrated circuits and systems. Dr. Tsai was a recipient of the IEEE Microwave Theory and Techniques Society (MTT-S) MWCL "Tatsuo Itoh" Award in 2021.